



#### What you will see in the HPC course

- Enough background in HPC to tackle with intensive computing in many domains
  - Master Students coming from Computer Science,
     Applied Mathematics (and some from Biology!)
  - ISIMA students (regular & international track.)
- Content (mainly lectures + few labs)

For more programming oriented stuff see the ISIMA lectures:

MPI, OpenMP, pthreads, Grid Computing, Hybrid
 computing...

#### How will you be assessed?

- Class & Lab participation
- A small quiz and/or a short academic
  - Literature review:
    - 3 pages (computer scientists)
    - 6 to 10 pages (if biologists)
- Final exam
  - With technical & code questions for computer scientists.

## Part I A bit of History dealing with supercomputers...

5

## History of Super Computing



- The notion of parallel processing can
  - be traced to a tablet dated around 100 BC.
  - Tablet has 3 calculating positions capable of operating simultaneously.
  - From this we can infer that:
    - They were aimed at
      - "speed" and/or
      - "reliability".



#### **Motivating Factor**

- The human brain consists of a large number of neural cells (more than a billion) that process information.
- Each cell works like a simple processor and only the massive interaction between all cells and their parallel processing makes the brain's abilities possible.
  - Individual neuron response speed is slow (ms)
  - Aggregated speed with which complex calculations carried out by (billions of) neurons demonstrate feasibility of parallel processing.





#### Why Parallel Processing?



- Computation requirements are ever increasing:
  - simulations, scientific prediction (earthquake), distributed databases, weather forecasting), Internet Search engines, e-commerce, Internet service applications, Data Center applications, Finance (investment risk analysis), Oil Exploration, Mining, etc.
- Silicon based (sequential) architectures reaching their limits in processing capabilities (clock speed) as they are constrained by:
  - the speed of light vs thermodynamics
  - Quantum computing?

### Speed for computing FLOPS: an old performance unit...

- FLOPS: stands for floating-point operations per second
- It is a measure of computer performance, useful in fields of scientific calculations.
- 1 GF = 1 billion flops
- 1 EF = 1 billon billion flops

$$FLOPS = sockets \times \frac{cores}{socket} \times clock \times \frac{FLOPs}{cycle}$$

| Name       | FLOPS |
|------------|-------|
| kiloFLOPS  | 103   |
| megaFLOPS  | 106   |
| gigaFLOPS  | 109   |
| teraFLOPS  | 1012  |
| petaFLOPS  | 1015  |
| exaFLOPS   | 1018  |
| zettaFLOPS | 1021  |
| yottaFLOPS | 1024  |

 PC CPUs can produce 4 FLOPs per clock cycle (16 to 32 for server CPUs). An octo-core PC at 2.5 GHz has a theoretical performance of 80 billion FLOPS = 80 GFLOPS.

#### A bit of more recent History...

- Supercomputing is about pushing out the leading edge of computer speed and performance.
- Like in Formula 1 : "what you learn is important... ...for regular cars"

http://www.cio.com.au/article/132504/brief\_history\_supercomputers/

#### Supercomputing applications...

#### Supercomputers have been used for:

- Weather forecasting, Satellite image analysis
- Fluid dynamics (such as modeling air flow around airplanes or automobiles)
- Simulations of particle physics, astrophysics,... with vast numbers of variables and equations that have to be solved or integrated numerically through an almost incomprehensible number of steps, or probabilistically by Monte Carlo sampling
- For many stochastic applications (more than 50% supercomputing usage)



















#### HPC performance evaluation

- In high-performance computing, Rmax and Rpeak are scores used to rank supercomputers based on their performance using the LINPACK Benchmark.
- the Rpeak score describes its theoretical peak performance
- A system's Rmax score describes its maximal achieved performance;

| Rank | Site                                                                                   | System                                                                                                                                         | Cores      | Rmax<br>(TFtop/s) | Rpeak<br>(TFlop/s) | Power<br>(kW) |
|------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------|--------------------|---------------|
| 1    | DOE/SC/Dak Ridge National Laboratory<br>United States                                  | Summit - IBM Privace System<br>AC922, IBM POWER9 22C<br>3.07GHz, NVIDIA Valta GV100,<br>Dual rail Mallarox EDR<br>Infinitianut<br>IBM          | 2,282,544  | 122,300.0         | 187,659.3          | 8,806         |
| 2    | National Supercompleting Center in Wust<br>China                                       | Sunway TaihuLight - Surway<br>MPP, Sunway SW26010 240G<br>1.450Hz, Sunway<br>NRCPC                                                             | 10,649,600 | 93,014.6          | 125,435.9          | 15,371        |
| 3    | DOE/NPISA/LLNL<br>United States                                                        | Sierra - IBM Power System<br>(922LC, IBM POWERS 22C<br>3.16Hz, NVIDIA Volta 6V100,<br>Dust-rail Mellacox EDR<br>Infiniband<br>IBM              | 1,572,480  | 71,610.0          | 119,193.6          |               |
| 4    | National Super Computer Center in<br>Guangzhou<br>China                                | Tianbe-2A - TH-WB-FEP<br>Cluster, Intel Xeon E5-2692/2<br>120 7-26Hz, TH Express-2,<br>Matris-2000<br>NUDT                                     | 4,981,760  | 61,444.5          | 100,678.7          | 18,482        |
| 5    | National Institute of Advanced<br>Industrial Science and Technology<br>[AIST]<br>Japan | Al Bridging Cloud<br>Infrastructure (ABCI) -<br>PRIMERGY CX2550 M4, Xeon<br>Gold A149 20C 2 ACHz, NVIDIA<br>Tusta V100 SXM2, Inforiband<br>EDR | 391,680    | 19,880.0          | 32,576,6           | 1,669         |





| Rank | Site                                                             | System                                                                                                                | Cores      | Rmax<br>[TFlop/s] | Rpeak<br>[TFlop/s] | Power<br>[kW] |
|------|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------------|-------------------|--------------------|---------------|
| 1    | National Supercomputing Center in<br>Wool<br>China               | Sunway TaihaLight - Sunway<br>MPP, Sunway SW26010 260C<br>1,45GHz, Sunway<br>NRCPC                                    | 10,649,600 | 93,014.6          | 125,435.9          | 15,371        |
| 2    | National Super Computer Center in<br>Guangzhou<br>China          | Tianhe-2A - TH-IVB-FEP<br>Cluster, Intel Xeon E5-2692 12C<br>2.200GHz, TH Express-2, Intel<br>Xeon Phi 31S1P<br>NUDT  | 3,120,000  | 33,862.7          | 54,902.4           | 17,888        |
| 3    | Swins National Supercomputing Centre<br>(CSCS)<br>Switzerland    | Piz Daint - Cray XC50, Xeon<br>E5-2690v3 12C 2.6GHz, Aries<br>interconnect , NVIDIA Testa<br>P100<br>Cray Inc.        | 361,760    | 19,590.0          | 25,326.3           | 2,272         |
| 4    | Japan Agency for Marine-Earth Science<br>and Technology<br>Japan | Gyoukou - ZettaScalier-2.2 HPC<br>system, Xeon D-1571 1&C<br>1.3GHz, Infiniband EDR, PEZY-<br>SC2 700Mhz<br>ExaScaler | 19,860,000 | 19,135.8          | 28,192.0           | 1,350         |
| 5    | DGE/SC/Daik Ridge National Laboratory<br>United States           | Titan - Cray XK7, Opteron 6274<br>16C 2.2000Hz, Cray Semini<br>interconnect, NVIDIA K20x<br>Cray Inc.                 | 560,640    | 17,590.0          | 27,112.5           | 8,209         |





#### Some details...



- 10.51 Petaflops
- Meaning (10 510 000 of billions of floating points operations per second)
- 88128 processors by Fujitsu
- Riken Labs in Kobe Japan
- Usage: climate research, extreme meteorological event prevention, medicine...).





| 河                                | . 14                       | Tianhe-2                 | Tianhe-2A                         |
|----------------------------------|----------------------------|--------------------------|-----------------------------------|
| System                           | Tianhe-1A                  |                          | ~100                              |
| System Peak(PF)                  | 4.7                        | 54.9                     | ~18                               |
| Peak Power(MW)                   | 4.04                       | 17.8                     | ~3PB                              |
| Total System Memory              | 262 TB                     | 1.4 PB                   | 310                               |
| Node                             | 0.655                      | 3.431                    | ~6                                |
| Performance(TF)  Node processors | Xeon X5670<br>Nvidia M2050 | Xeon E5 2692<br>Xeon Phi | Xeon E5 2692<br>China Accelerator |
| System size(nodes)               | 7,168 nodes                | 16,000 nodes             | ~18,000                           |
| System Interconnect              | TH Express-1               | TH Express-2             | Express-2+                        |
| File System                      | 2 PB<br>Lustre             | 12.4PB<br>H²FS+Lustre    | 30PB<br>S+TDM                     |



#### The first supercomputer



- The first machine generally referred to as a supercomputer (though not officially designated as one), the IBM Naval Ordonance Research Calculator, was used at Columbia University from 1954 to 1963 to calculate missile trajectories.
- It predated microprocessors, had a clock speed of 1 microsecond and was able to perform about 15,000 operations per second (+, -, /, \*).

33

## Seymour Cray... The beginning of "SC"' architecture...



- The beginning of supercomputers is closely associated with Seymour Cray
- He designed the first officially designated "supercomputers" for Control Data in the late 1960s.
- His first design, the CDC 6600, had a pipelined scalar architecture and used the RISC instruction set that his team developed.
- In this architecture, a single CPU overlaps fetching, decoding and executing instructions to process one full instruction each clock cycle.
- Evolution of this machine included multi-processors

### From multiprocessors to vector processors



- In 1972 Cray started his own company, Cray Research he abandoned the multiprocessor architecture in favour of vector processing (to unrolling "for" "do" loops)
- Using a CDC 6600, the European Centre for Medium-Range Weather Forecasts (ECMWF) produced a 10day forecast in 12 days!
- Using one of Cray Research's first products, the Cray 1-A, the ECMWF was able to produce a 10-day forecast in five hours.



#### Scalar, Vector & superscalar

- "The simplest processors are scalar processors. Each instruction executed by a scalar processor typically manipulates one or two data items at a time.
- By contrast, each instruction executed by a vector processor operates simultaneously on many data items.
- An analogy is the difference between scalar and vector arithmetic.
- A superscalar processor is sort of a mixture of the two.
   Each instruction processes one data item, but there are multiple redundant functional units within each CPU thus multiple instructions can be processing separate data items concurrently."

## Superscalar pipeline

- "early superscalar" CPUs had two ALUs and a single FPU,
- A modern design can include four ALUs, two FPUs, and two vector units.



 If the dispatcher is ineffective at keeping all the units fed with instructions, the performance of the system will suffer."

Wikipaedia



#### National Security & protectionism

- In their early history, the production and use supercomputers was carefully controlled, since they were used in critical nuclear weapons research.
- They were also a source of national pride, symbolic of technical leadership.
- Antidumping legislation was brought to bear against the importation of Japanese supercomputers in the US
- It was revoked in 1998

#### **National Security**

- DIVIDUAL DIV
- The first Bush administration (1990) defined supercomputers as being able to perform more than 195 Millions of Theoretical Operations per Second (MTOPS).
- Anyway by 1997, ordinary microprocessors for PCs were capable of over 450 MTOPS.
- Technologists continued to increase the performances of massive parallel supercomputers.
- Peripheral speeds had increased so that I/O was no longer a bottleneck.
- High-speed communications made distributed and parallel designs possible.

# Part III Parallel Architectures and processing elements

#### Taxonomy of Parallel Architectures

- Flynn proposed a classification of computer systems based on a number of instruction and data streams that can be processed simultaneously.
- They are:
  - SISD (Single Instruction and Single Data)
    - Conventional (old) computers
  - SIMD (Single Instruction and Multiple Data)
    - Data parallel, vector computing machines
  - MISD (Multiple Instruction and Single Data ??!)
    - Systolic arrays
  - MIMD (Multiple Instruction and Multiple Data)
    - General purpose machine

#### SISD: A Conventional 'old' Computer



- The Speed is limited by the rate at which computers can transfer information internally.
- Ex: Old PCs and Workstations





#### **Shared Memory MIMD**

#### Communication:

Source PE (Processing Element) writes data to a **Shared Memory** and the destination PE retrieves it

Conventional OSes of SISD can be adapted (up to a certain Scale)



Limitation : reliability & expandability.

A memory component or any processor failure affects the whole system.

Increase of processors leads to memory contention.

Silicon graphics supercomputers allows Manycore machines

#### Symmetric MultiProcessing (SMP) (1/3)

- Symmetric multiprocessing involves a multiprocessor computer hardware architecture where two or more identical processors are connected to a single shared main memory and are controlled by a single OS instance.
- Most common multiprocessor systems today use an SMP architecture.
- In the case of multi-core processors, the SMP architecture applies to the cores, treating them as separate processors.

\_

#### Symmetric MultiProcessing (SMP) (2/3)

- SMP systems are tightly coupled multiprocessor systems with a pool of homogeneous processors running independently
- Each processor executing different programs and working on different data and with capability of sharing common resources (memory, I/O device, interrupt system and so on) and connected using a system bus or a crossbar.



#### **Distributed Memory MIMD**

- Communication (Inter-Process Communication)
   via High Speed Network
- Network can be configured to meet different topologies :

Tree, Mesh, Cube, Torus, etc.



- Unlike Shared MIMD
  - → easily/ readily expandable
  - → Highly reliable (any CPU failure does not affect the whole system)
  - → Cluster and grid computing architectures are of this kind

#### **Shared Nothing MIMD**

MPP (massively parallel processing) (1/2)

- Massively Parallel Processing) is the coordinated processing of a program by multiple processors that work on different parts of the program, with each processor using its own operating system and memory.
- MPP processors communicate using some messaging interface.
- Any "interconnect" which can arrange a data paths allows messages to be sent between processors.
- The setup for MPP is complicated, requiring thought about how to partition a common database among processors and how to assign work among the processors and how to communicate.

U

## MPP (massively parallel processing) (2/2) An MPP system is also known as a: "loosely coupled" or "shared nothing" system. An MPP system is considered better than a symmetrically parallel system (SMP) for applications that allow a number of databases to be searched in parallel (see Map/Reduce and other related approaches) These include decision support system and data warehouse applications.





#### **SPMD** – common parallelism

- SPMD (single program, multiple data) is a technique employed to achieve parallelism it is a subcategory of MIMD with a behavior close to SIMD
- SPMD vs SIMD:
  - In SPMD, multiple autonomous processors simultaneously execute the same program at independent points, rather than just a lockstep that SIMD imposes on different data.
  - With SPMD, tasks can be executed on general purpose CPUs;
  - SIMD requires vector processors to manipulate data streams. The two are not mutually exclusive.

## Part IV HPC evolution Electronics behind



#### Moore's law and Dennard scaling

- Gordon Moore (Intel co-founder) number of devices per chip doubles every 18 months (Electronics magazine 1965) => 2X transistors every 1.5 years
- Moore's secret : Dennard et al. Scaling IEEE JSSC 1974

#### Dennard Scaling:

40% faster 50% more efficient

2x transistor count

- Decrease feature size by a factor of λ and decrease voltage by a factor of λ; then
- # transistors increase by λ<sup>2</sup>
- Clock speed increases by λ
- Energy consumption does not change



















